Table 10-2. Port control register configuration summary (continued)

| This field<br>of<br>PORTx_PC<br>Rn | Generally resets to | Except for                                | Resets to | Configurability |
|------------------------------------|---------------------|-------------------------------------------|-----------|-----------------|
| ISF                                | 0                   | No exceptions - all are cleared on reset. | _         |                 |

<sup>1.</sup> The RESET pin has the passive analog filter fixed enabled when functioning as the RESET pin (FOPT[RESET\_PIN\_CFG] = 1) and fixed disabled when configured for other shared functions.

# 10.2.2 Clock gating

The clock to the port control module can be gated on and off using the SCGC5[PORTx] bits in the SIM module. These bits are cleared after any reset, which disables the clock to the corresponding module to conserve power. Prior to initializing the corresponding module, set SCGC5[PORTx] in the SIM module to enable the clock. Before turning off the clock, make sure to disable the module. For more details, refer to the clock distribution chapter.

# 10.2.3 Signal multiplexing constraints

- 1. A given peripheral function must be assigned to a maximum of one package pin. Do not program the same function to more than one pin.
- 2. To ensure the best signal timing for a given peripheral's interface, choose the pins in closest proximity to each other.

### 10.3 Pinout

# 10.3.1 KL05 signal multiplexing and pin assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

| 48<br>LQFP | 32<br>QFN | 32<br>LQFP | 24<br>QFN | Pin Name                       | Default  | ALT0     | ALT1                           | ALT2     | ALT3       |
|------------|-----------|------------|-----------|--------------------------------|----------|----------|--------------------------------|----------|------------|
| 1          | 1         | 1          | 1         | PTB6/<br>IRQ_2/<br>LPTMR0_ALT3 | DISABLED | DISABLED | PTB6/<br>IRQ_2/<br>LPTMR0_ALT3 | TPM0_CH3 | TPM_CLKIN1 |
| 2          | 2         | 2          | 2         | PTB7/<br>IRQ_3                 | DISABLED | DISABLED | PTB7/<br>IRQ_3                 | TPM0_CH2 |            |

KL05 Sub-Family Reference Manual, Rev. 3.1, November 2012

#### **Pinout**

| 48<br>LQFP | 32<br>QFN | 32<br>LQFP | 24<br>QFN | Pin Name                        | Default                                         | ALT0                                            | ALT1                            | ALT2      | ALT3       |
|------------|-----------|------------|-----------|---------------------------------|-------------------------------------------------|-------------------------------------------------|---------------------------------|-----------|------------|
| 3          | _         | -          | _         | PTA14                           | DISABLED                                        | DISABLED                                        | PTA14                           |           | TPM_CLKIN0 |
| 4          | _         | -          | -         | PTA15                           | DISABLED                                        | DISABLED                                        | PTA15                           |           | CLKOUT     |
| 5          | 3         | 3          | 3         | VDD                             | VDD                                             | VDD                                             |                                 |           |            |
| 6          | 4         | 4          | 3         | VREFH                           | VREFH                                           | VREFH                                           |                                 |           |            |
| 7          | 5         | 5          | 4         | VREFL                           | VREFL                                           | VREFL                                           |                                 |           |            |
| 8          | 6         | 6          | 4         | VSS                             | VSS                                             | VSS                                             |                                 |           |            |
| 9          | 7         | 7          | 5         | PTA3                            | EXTAL0                                          | EXTAL0                                          | PTA3                            | I2C0_SCL  | I2C0_SDA   |
| 10         | 8         | 8          | 6         | PTA4/<br>LLWU_P0                | XTAL0                                           | XTAL0                                           | PTA4/<br>LLWU_P0                | I2C0_SDA  | 12C0_SCL   |
| 11         | _         | _          | _         | VSS                             | VSS                                             | VSS                                             |                                 |           |            |
| 12         | -         | -          | -         | PTB18                           | DISABLED                                        | DISABLED                                        | PTB18                           |           |            |
| 13         | _         | -          | -         | PTB19                           | DISABLED                                        | DISABLED                                        | PTB19                           |           |            |
| 14         | 9         | 9          | 7         | PTA5/<br>LLWU_P1/<br>RTC_CLK_IN | DISABLED                                        | DISABLED                                        | PTA5/<br>LLWU_P1/<br>RTC_CLK_IN | TPM0_CH5  | SPI0_SS_b  |
| 15         | 10        | 10         | 8         | PTA6/<br>LLWU_P2                | DISABLED                                        | DISABLED                                        | PTA6/<br>LLWU_P2                | TPM0_CH4  | SPI0_MISO  |
| 16         | 11        | 11         | _         | PTB8                            | ADC0_SE11                                       | ADC0_SE11                                       | PTB8                            | TPM0_CH3  |            |
| 17         | 12        | 12         | -         | PTB9                            | ADC0_SE10                                       | ADC0_SE10                                       | PTB9                            | TPM0_CH2  |            |
| 18         | -         | -          | -         | PTA16/<br>IRQ_4                 | DISABLED                                        | DISABLED                                        | PTA16/<br>IRQ_4                 |           |            |
| 19         | -         | -          | -         | PTA17/<br>IRQ_5                 | DISABLED                                        | DISABLED                                        | PTA17/<br>IRQ_5                 |           |            |
| 20         | -         | -          | -         | PTA18/<br>IRQ_6                 | DISABLED                                        | DISABLED                                        | PTA18/<br>IRQ_6                 |           |            |
| 21         | 13        | 13         | 9         | PTB10                           | ADC0_SE9/<br>TSI0_IN7                           | ADC0_SE9/<br>TSI0_IN7                           | PTB10                           | TPM0_CH1  |            |
| 22         | 14        | 14         | 10        | PTB11                           | ADC0_SE8/<br>TSI0_IN6                           | ADC0_SE8/<br>TSI0_IN6                           | PTB11                           | TPM0_CH0  |            |
| 23         | 15        | 15         | 11        | PTA7/<br>IRQ_7/<br>LLWU_P3      | ADC0_SE7/<br>TSI0_IN5                           | ADC0_SE7/<br>TSI0_IN5                           | PTA7/<br>IRQ_7/<br>LLWU_P3      | SPI0_MISO | SPI0_MOSI  |
| 24         | 16        | 16         | 12        | PTB0/<br>IRQ_8/<br>LLWU_P4      | ADC0_SE6/<br>TSI0_IN4                           | ADC0_SE6/<br>TSI0_IN4                           | PTB0/<br>IRQ_8/<br>LLWU_P4      | EXTRG_IN  | SPI0_SCK   |
| 25         | 17        | 17         | 13        | PTB1/<br>IRQ_9                  | ADC0_SE5/<br>TSI0_IN3/<br>DAC0_OUT/<br>CMP0_IN3 | ADC0_SE5/<br>TSI0_IN3/<br>DAC0_OUT/<br>CMP0_IN3 | PTB1/<br>IRQ_9                  | UARTO_TX  | UARTO_RX   |
| 26         | 18        | 18         | 14        | PTB2/<br>IRQ_10/<br>LLWU_P5     | ADC0_SE4/<br>TSI0_IN2                           | ADC0_SE4/<br>TSI0_IN2                           | PTB2/<br>IRQ_10/<br>LLWU_P5     | UARTO_RX  | UARTO_TX   |
| 27         | 19        | 19         | 15        | PTA8                            | ADC0_SE3/<br>TSI0_IN1                           | ADC0_SE3/<br>TSI0_IN1                           | PTA8                            |           |            |
| 28         | 20        | 20         | 16        | PTA9                            | ADC0_SE2/<br>TSI0_IN0                           | ADC0_SE2/<br>TSI0_IN0                           | PTA9                            |           |            |
| 29         | _         | _          | -         | PTB20                           | DISABLED                                        | DISABLED                                        | PTB20                           |           |            |

| 48<br>LQFP | 32<br>QFN | 32<br>LQFP | 24<br>QFN | Pin Name                         | Default               | ALT0                   | ALT1                             | ALT2       | ALT3       |
|------------|-----------|------------|-----------|----------------------------------|-----------------------|------------------------|----------------------------------|------------|------------|
| 30         | _         | _          | _         | VSS                              | VSS                   | VSS                    |                                  |            |            |
| 31         | _         | _          | _         | VDD                              | VDD                   | VDD                    |                                  |            |            |
| 32         | -         | -          | -         | PTB14/<br>IRQ_11                 | DISABLED              | DISABLED               | PTB14/<br>IRQ_11                 | EXTRG_IN   |            |
| 33         | 21        | 21         | -         | PTA10/<br>IRQ_12                 | DISABLED              | TSI0_IN11              | PTA10/<br>IRQ_12                 |            |            |
| 34         | 22        | 22         | _         | PTA11/<br>IRQ_13                 | DISABLED              | TSI0_IN10              | PTA11/<br>IRQ_13                 |            |            |
| 35         | 23        | 23         | 17        | PTB3/<br>IRQ_14                  | DISABLED              | DISABLED               | PTB3/<br>IRQ_14                  | I2C0_SCL   | UARTO_TX   |
| 36         | 24        | 24         | 18        | PTB4/<br>IRQ_15/<br>LLWU_P6      | DISABLED              | DISABLED               | PTB4/<br>IRQ_15/<br>LLWU_P6      | 12C0_SDA   | UARTO_RX   |
| 37         | 25        | 25         | 19        | PTB5/<br>IRQ_16                  | NMI_b                 | ADC0_SE1/<br>CMP0_IN1  | PTB5/<br>IRQ_16                  | TPM1_CH1   | NMI_b      |
| 38         | 26        | 26         | 20        | PTA12/<br>IRQ_17/<br>LPTMR0_ALT2 | ADC0_SE0/<br>CMP0_IN0 | ADC0_SE0/<br>CMP0_IN0  | PTA12/<br>IRQ_17/<br>LPTMR0_ALT2 | TPM1_CH0   | TPM_CLKIN0 |
| 39         | 27        | 27         | _         | PTA13                            | TSI0_IN9              | TSI0_IN9               | PTA13                            |            |            |
| 40         | 28        | 28         | _         | PTB12                            | TSI0_IN8              | TSI0_IN8               | PTB12                            |            |            |
| 41         | -         | -          | _         | PTA19                            | DISABLED              | DISABLED               | PTA19                            |            | SPI0_SS_b  |
| 42         | -         | -          | _         | PTB15                            | DISABLED              | DISABLED               | PTB15                            | SPI0_MOSI  | SPI0_MISO  |
| 43         | _         | _          | _         | PTB16                            | DISABLED              | DISABLED               | PTB16                            | SPI0_MISO  | SPI0_MOSI  |
| 44         | _         | _          | _         | PTB17                            | DISABLED              | DISABLED               | PTB17                            | TPM_CLKIN1 | SPI0_SCK   |
| 45         | 29        | 29         | 21        | PTB13                            | ADC0_SE13             | ADC0_SE13              | PTB13                            | TPM1_CH1   | RTC_CLKOUT |
| 46         | 30        | 30         | 22        | PTA0/<br>IRQ_0/<br>LLWU_P7       | SWD_CLK               | ADC0_SE12/<br>CMP0_IN2 | PTA0/<br>IRQ_0/<br>LLWU_P7       | TPM1_CH0   | SWD_CLK    |
| 47         | 31        | 31         | 23        | PTA1/<br>IRQ_1/<br>LPTMR0_ALT1   | RESET_b               | DISABLED               | PTA1/<br>IRQ_1/<br>LPTMR0_ALT1   | TPM_CLKIN0 | RESET_b    |
| 48         | 32        | 32         | 24        | PTA2                             | SWD_DIO               | DISABLED               | PTA2                             | CMP0_OUT   | SWD_DIO    |

# 10.3.2 KL05 Pinouts

The following figures show the pinout diagrams for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.